在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

TMS320DM8127 DaVinci 數字媒體處理器

數據:

描述

TMS320DM8127達芬奇數字媒體處理器是高度集成的可編程平臺,利用該技術滿足以下應用的處理需求,僅舉幾例:IP網絡攝像機工業自動化網絡攝像機立體攝像機視頻監控高清視頻會議汽車黑匣子家庭音頻和視頻設備

該設備使原始設備制造商(OEM)和原始設計制造商(ODM)能夠快速推向市場強大的操作系統支持,豐富的用戶界面和高處理性能,通過完全集成的混合處理器解決方案的最大靈活性。該器件還將可編程視頻和音頻處理與高度集成的外設集相結合。

可編程性由具有Neon擴展,TI C674x VLIW浮點DSP內核和高電平的ARM Cortex-A8 RISC CPU提供。定義視頻和成像協處理器。 ARM允許開發人員將控制功能與DSP和協處理器上編程的A /V算法分開,從而降低系統軟件的復雜性。具有Neon浮點擴展的ARM Cortex-A8 32位RISC內核包括:32KB指令緩存; 32KB的數據緩存; 256KB的L2 Cache; 48KB的Boot ROM;和64KB的RAM。

豐富的外設集可以控制外部外圍設備并與外部處理器通信。有關每個外圍設備的詳細信息,請參閱本文檔中的相關章節以及相關的外圍設備參考指南。外設集包括:高清視頻處理子系統雙端口千兆以太網MAC(10/100/1000 Mbps)[以太網交換機],帶有MII /RMII /GMII /RGMII和支持IEEE 1588時間戳,AVB和工業以太網協議的MDIO接口2 USB端口,集成2.0 PHY PCIe x1 GEN2兼容接口兩個10串行器McASP音頻串行端口(帶DIT模式)四個四串行器McASP音頻串行端口(帶DIT模式)一個McBSP多通道緩沖串行端口六個UART,支持IrDA和CIR四個SPI串行接口三個MMC /SD /SDIO串行接口四個 2 C主從接口并行攝像機接口(CAM)多達128個通用I /O(GPIO)八個32位通用定時器系統看門狗定時器雙DDR2和DDR3 SDRAM接口靈活的8位或16位異步存儲器接口兩個控制器局域網(DCAN)模塊Spin LockMailbox

TMS320DM8127達芬奇數字媒體處理器還包括一個高清視頻和想象g協處理器2(HDVICP2)可以從DSP內核卸載許多視頻和圖像處理任務,為常見的視頻和成像算法提供更多的DSP MIPS。此外,TMS320DM8127達芬奇數字媒體處理器還為ARM和DSP提供了一整套開發工具,包括C編譯器,簡化編程和調度的DSP匯編優化器,以及用于查看源代碼執行情況的Microsoft?Windows?調試器界面。

C674x DSP內核是TMS320C6000 DSP平臺中的高性能浮點DSP生成器,與上一代C64x定點和C67x浮點DSP生成代碼兼容。 C674x浮點DSP處理器使用32KB的L1程序存儲器和EDC以及32KB的L1數據存儲器。最多32KB的L1P可配置為程序緩存。剩余內存是不可緩存的無等待狀態程序內存。最多可將32KB的L1D配置為數據高速緩存。剩余內存是不可緩存的無等待狀態數據內存。 DSP具有256KB帶有ECC的L2 RAM,可以定義為SRAM,L2高速緩存或兩者的組合。所有C674x L3和片外

特性

  • High-Performance DaVinci Video Processors
    • Up to 1-GHz ARM? Cortex?-A8 RISC Core
    • Up to 750-MHz C674x VLIW DSP
    • Up to 6000 MIPS and 4500 MFLOPS
    • Fully Software-Compatible with C67x+, C64x+
  • ARM Cortex-A8 Core
    • ARMv7 Architecture
      • In-Order, Dual-Issue, Superscalar Processor Core
      • Neon? Multimedia Architecture
      • Supports Integer and Floating Point
      • Jazelle? RCT Execution Environment
  • ARM Cortex-A8 Memory Architecture
    • 32KB of Instruction and Data Caches
    • 256KB of L2 Cache
    • 64KB of RAM, 48KB of Boot ROM
  • TMS320C674x Floating-Point VLIW DSP
    • 64 General-Purpose Registers (32-Bit)
    • Six ALU (32-/40-Bit) Functional Units
      • Supports 32-Bit Integer, SP (IEEE Single Precision/32-Bit) and DP (IEEE Double Precision/64-Bit) Floating Point
      • Supports up to Four SP Adds Per Clock and Four DP Adds Every Two Clocks
      • Supports up to Two Floating-Point (SP or DP) Approximate Reciprocal or Square Root Operations Per Cycle
    • Two Multiply Functional Units
      • Mixed-Precision IEEE Floating-Point Multiply Supported up to:
        • 2 SP x SP → SP Per Clock
        • 2 SP x SP → DP Every Two Clocks
        • 2 SP x DP → DP Every Three Clocks
        • 2 DP x DP → DP Every Four Clocks
      • Fixed-Point Multiply Supports Two 32 x 32 Multiplies, Four 16 x 16-Bit Multiplies Including Complex Multiplies, or Eight 8 x 8-Bit Multiplies per Clock Cycle
  • 128KB of On-Chip Memory Controller (OCMC) RAM
  • Imaging Subsystem (ISS)
    • Camera Sensor Connection
      • Parallel Connection for Raw (up to 16-Bit) and BT.656 or BT.1120 (8- and 16-Bit)
      • CSI2 Serial Connection
    • Image Sensor Interface (ISIF) for Handling Image and Video Data From the Camera Sensor
    • Image Pipe Interface (IPIPEIF) for Image and Video Data Connection Between Camera Sensor, ISIF, IPIPE, and DRAM
    • Image Pipe (IPIPE) for Real-Time Image and Video Processing
    • Resizer
      • Resizing Image and Video From 1/16x to 8x
      • Generating Two Different Resizing Outputs Concurrently
    • Hardware 3A Engine (H3A) for Generating Key Statistics for 3A (AE, AWB, and AF) Control
  • Face Detect Engine (FD)
    • Hardware Face Detection for up to 35 Faces at OPP100
  • Programmable High-Definition Video Image Coprocessing (HDVICP v2) Engine
    • Encode, Decode, Transcode Operations
    • H.264, MPEG-2, VC-1, MPEG-4, SP/ASP, JPEG/MJPEG
  • Media Controller
    • Controls the HDVPSS and ISS
  • Endianness
    • ARM and DSP Instructions/Data – Little Endian
  • HD Video Processing Subsystem (HDVPSS)
    • One 165-MHz HD Video Capture Input
      • One 16- or 24-Bit Input, Splittable into Dual 8-Bit SD Capture Ports
    • Two 165-MHz HD Video Display Outputs
      • One 16-, 24-, or 30-Bit Output and One 16- or 24-Bit Output
    • Composite or S-Video Analog Output
    • Macrovision? Support Available
    • Digital HDMI 1.3 Transmitter With Integrated PHY
    • Advanced Video Processing Features Such as Scan, Format, Rate Conversion
    • Three Graphics Layers and Compositors
  • Dual 32-Bit DDR2/DDR3 SDRAM Interfaces
    • Supports up to DDR2-800 and DDR3-1066
    • Up to Eight x 8 Devices Total 2GB of Total Address Space
    • Dynamic Memory Manager (DMM)
      • Programmable Multi-Zone Memory Mapping and Interleaving
      • Enables Efficient 2D Block Accesses
      • Supports Tiled Objects in 0°, 90°, 180°, or 270° Orientation and Mirroring
      • Optimizes Interlaced Accesses
  • General-Purpose Memory Controller (GPMC)
    • 8- or 16-Bit Multiplexed Address and Data Bus
    • 512MB of Address Space Divided Among up to 8 Chip Selects
    • Glueless Interface to NOR Flash, NAND Flash (BCH/Hamming Error Code Detection), SRAM and Pseudo-SRAM
    • Error Locator Module (ELM) Outside of GPMC to Provide Up to 16-Bit or 512-Byte Hardware ECC for NAND
    • Flexible Asynchronous Protocol Control for Interface to FPGA, CPLD, ASICs, and so Forth
  • Enhanced Direct Memory Access (EDMA) Controller
    • Four Transfer Controllers
    • 64 Independent DMA Channels and 8 Independent QDMA Channels
  • Dual Port Ethernet (10/100/1000 Mbps) With Optional Switch
    • IEEE 802.3 Compliant (3.3-V I/O Only)
    • MII/RMII/GMII/RGMII Media Independent Interfaces
    • Management Data I/O (MDIO) Module
    • Reset Isolation
    • IEEE 1588 Time-Stamping, AVB, and Industrial Ethernet Protocols
  • Dual USB 2.0 Ports With Integrated PHYs
    • USB2.0 High- and Full-Speed Clients
    • USB2.0 High-, Full-, and Low-Speed Hosts, or OTG
    • Supports End Points 0–15
  • One PCI Express 2.0 Port With Integrated PHY
    • Single Port With One Lane at 5.0 GT/s
    • Configurable as Root Complex or Endpoint
  • Eight 32-Bit General-Purpose Timers (Timer1–8)
  • One System Watchdog Timer (WDT0)
  • Six Configurable UART/IrDA/CIR Modules
    • UART0 With Modem Control Signals
    • Supports up to 3.6864 Mbps UART0/1/2
    • Supports up to 12 Mbps UART3/4/5
    • SIR, MIR, FIR (4.0 MBAUD), and CIR
  • Four Serial Peripheral Interfaces (SPIs) (up to
    48 MHz)
    • Each With Four Chip Selects
  • Three MMC/SD/SDIO Serial Interfaces (up to
    48 MHz)
    • Three Supporting up to 1-, 4-, or 8-Bit Modes
  • Four Inter-Integrated Circuit (I2C Bus) Ports
  • Six Multichannel Audio Serial Ports (McASPs)
    • Dual Ten Serializer Transmit and Receive Ports
    • Quad Four Serializer Transmit and Receive Ports
    • DIT-Capable For S/PDIF (All Ports)
  • Multichannel Buffered Serial Port (McBSP)
    • Transmit and Receive Clocks up to 48 MHz
    • Two Clock Zones and Two Serial Data Pins
    • Supports TDM, I2S, and Similar Formats
  • Real-Time Clock (RTC)
    • One-Time or Periodic Interrupt Generation
  • Up to 128 General-Purpose I/O (GPIO) Pins
  • One Spin Lock Module with up to 128 Hardware Semaphores
  • One Mailbox Module with 12 Mailboxes
  • On-Chip ARM ROM Bootloader (RBL)
  • Power, Reset, and Clock Management
    • Multiple Independent Core Power Domains
    • Multiple Independent Core Voltage Domains
    • Support for Three Operating Points (OPP100, OPP120, OPP166) per Voltage Domain
    • Clock Enable and Disable Control for Subsystems and Peripherals
  • 32KB of Embedded Trace Buffer (ETB) and
    5-Pin Trace Interface for Debug
  • IEEE 1149.1 (JTAG) Compatible
  • 684-Pin Pb-Free BGA Package (CYE Suffix), 0.8-mm Ball Pitch With Via Channel Technology to Reduce PCB Cost
  • 45-nm CMOS Technology
  • ?

參數 與其它產品相比?數字視頻處理器

?
Applications
Operating Systems
Arm CPU
Arm MHz (Max.)
DSP
DSP MHz
Video Acceleration
Video Resolution/Frame Rate
Video Port (Configurable)
USB
PCI/PCIe
EMAC
DRAM
SPI
I2C
UART (SCI)
On-Chip L2 Cache/RAM
Operating Temperature Range (C)
Pin/Package
TMS320DM8127
Machine Vision
Industrial Cameras
Portable Cameras
Video Surveillance IP Cameras ? ?
0 ? ?
1 ARM Cortex-A8 ? ?
1000 ? ?
1 C674x ? ?
750 ? ?
1 HDVICP ? ?
1080P
60FPS or less ? ?
2 Output
1 Input
2 SD DACs
1 HDMI TX ? ?
2 USB2.0 w/phy ? ?
PCIe x1 GEN2 ? ?
10/100/1000 2-port ? ?
LPDDR
DDR2
DDR3 ? ?
4 ? ?
4 ? ?
6 ? ?
256 KB ? ?
-40 to 90
0 to 90 ? ?
684FCBGA ? ?

方框圖 (3)

技術文檔

數據手冊(1)
元器件購買 TMS320DM8127 相關庫存
主站蜘蛛池模板: 午夜大片免费完整在线看| 日日干狠狠干| 精品国产一区二区三区国产馆| 欧美日韩精品乱国产| 欧美色图俺去了| 美女又黄又免费的视频| 毛片特黄| 成人欧美一区二区三区视频不卡| 成人亚洲精品| 午夜窝窝| 免费一级毛片在级播放| 国产美女视频黄a视频全免费网站| 福利午夜在线| 亚洲一区视频在线| 中文字幕天天躁夜夜狠狠综合| 一级毛片成人免费看a| 天堂网www中文在线资源| 日本黄色一级网站| 黄色超污网站| 午夜在线观看免费观看大全| 欧美女同网站| 免费人成网ww44kk44| 黄网站在线观看视频| 下农村女人一级毛片| 日本aaaa| www.亚洲色图.com| 日日拍拍| 欧美三级黄| 综合六月| 日本理论午夜中文字幕第一页| 国内精品久久久久影| 午夜免费福利在线观看| 国产伦精品一区二区三区女| 亚洲日本欧美日韩高观看| 正在播放羽月希与黑人bd在线| 日韩午夜免费| 国产成人99久久亚洲综合精品| 色综合天天综合网站中国| 1024久久| 亚洲国产精品久久久久婷婷老年 | 午夜视频在线观看网站|