在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04808 具有雙環 PLL 的 LMK04800 系列低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

o4YBAFnLekuAKfuCAAAyDYdlZ0c842.jpg

技術文檔

數據手冊(1) 相關資料(6)
元器件購買 LMK04808 相關庫存

相關閱讀

主站蜘蛛池模板: 亚洲jjzzjjzz在线观看| 久久艹人人艹| 国产色综合天天综合网| 国产精品单位女同事在线| 四虎www成人影院观看| 亚洲欧美网| 日韩亚射吧| 久久天天躁狠狠躁夜夜爽蜜月| 在线观看高清免费播放| 六月丁香婷婷激情国产| 日本最色网站| 天堂中文字幕在线| 人人插人人爽| 91精品啪在线观看国产日本| 国产乱子伦一区二区三区| 天天做天天爱天天综合网| 国产3p在线播放| 国产青青草| 精品四虎免费观看国产高清| 日本免费大黄在线观看| 色综合中文字幕| 四虎最新入口| 天堂tv亚洲tv日本tv欧美人tv| 三级理论在线| 日本色www| 久九色| 伊人久操| 国产资源视频在线观看| 亚洲 欧洲 日产 韩国在线| 中文字幕一区二区三区在线不卡| 日本人69xxxxxxx69| 男女在线观看视频| 热99精品| 天堂资源在线播放| 免费看一毛一级毛片视频| 欧美伊人| 欧美大片一区| 美女被色| 国产三级在线观看播放| 大尺度视频在线| 2021年最热新版天堂资源中文|