在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

LMK04803 具有雙級聯(lián) PLL 和集成 1.9 GHz VCO 的低噪聲時鐘抖動消除器

數(shù)據(jù):

產(chǎn)品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術(shù)文檔

數(shù)據(jù)手冊(1) 相關(guān)資料(4)
元器件購買 LMK04803 相關(guān)庫存

相關(guān)閱讀

主站蜘蛛池模板: 久操视频免费观看| 黄色大片在线视频| 天天躁日日2018躁狠狠躁| 午夜一级毛片看看| 亚洲精品一卡2卡3卡三卡四卡| 草久久久久| xx日韩| 99久久久精品免费观看国产| 亚洲免费一级片| 丁香六月婷婷综合| 亚洲最大成人网色| 婷婷丁香综合| 欧美日韩国产成人高清视频| 九色在线看| aaa特级毛片| 国产片无遮挡在线看床戏| 乱码中文字幕人成在线| 国产专区日韩精品欧美色| 欲色淫香| 国产午夜视频| 日本免费一区二区视频| 亚洲爱爱图片| 欧美黄色一级视频| www.91免费视频| 久久天天躁夜夜躁狠狠躁2020| 男人日女人视频在线观看| www.爽| 日本aaaa级片| 国产精品乳摇在线播放| 天天插天天狠| 国产h在线| 亚洲国产激情在线一区| 亚洲美国avcom| 五夜婷婷| 久久久精品久久久久久久久久久| 簧 色 成 人| 午夜精品久久久久久久久| 天天插夜夜| 22eee在线播放成人免费视频| 亚洲天堂资源网| 久久综合综合久久|