在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04806 具有雙級聯 PLL 和集成 2.5 GHz VCO 的低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術文檔

數據手冊(1) 相關資料(4)
元器件購買 LMK04806 相關庫存

相關閱讀

主站蜘蛛池模板: 久久www免费人成_看| 免费在线黄网站| 国产精品久久久久久久成人午夜| 美女拍拍拍黄色| 浓厚な接吻と肉体の交在线观看| 日本a网站| 久久99精品久久久久久野外| 黄网站色视频| 日韩亚洲欧洲在线com91tv| 生活片黄色| 色老二精品视频在线观看| 色婷婷精品| 噜啪啪| 国产乱码一区二区三区四川人| 成人欧美一区二区三区| 午夜小视频男女在线观看| 日日爱夜夜爱| 亚洲成a人片77777潘金莲| 国产破苞合集 magnet| 69色视频| 日本不卡视频免费| 永久看日本大片免费| 天堂中文字幕| 老师别揉我胸啊嗯上课呢视频 | 天天激情| 国产精品免费久久| 亚洲一区高清| 亚洲成熟人网站| 免费色视频| 99草视频| 大又大又粗又爽女人毛片| 爽a中文字幕一区| 亚洲精品资源在线| 伊人久久狼人| 欧美生活性色| 中文天堂资源在线www| 国产精品麻豆va在线播放| 国产免费人人看大香伊| 午夜美女影院| 欧美极品| 天天爱天天色|