--- 產(chǎn)品詳情 ---
Number of SRC channels | 2 |
Digital audio interface | AES/EBU, S/PDIF |
Dynamic range (dB) | 144 |
Digital supply (up to 5 V) (V) | 1.65 - 1.95, 3 - 3.6 |
THD+N (dB) | -140 |
Control mode | SW (SPI), H/W |
Power supply (V) | 1.8, 3.3 |
Control interface | SPI, I2C |
Audio data format | Normal, I2S |
Rating | Catalog |
Operating temperature range (C) | -40 to 85 |
- Two-Channel Asynchronous Sample Rate Converter (SRC)
- Dynamic Range with –60dB Input (A-Weighted): 144dB typical
- Total Harmonic Distortion and Noise (THD+N) with Full-Scale Input: –140dB typical
- Supports Audio Input and Output Data Word Lengths Up to 24 Bits
- Supports Input and Output Sampling Frequencies Up to 216kHz
- Automatic Detection of the Input-to-Output Sampling Ratio
- Wide Input-to-Output Conversion Range:
16:1 to 1:16 Continuous - Excellent Jitter Attenuation Characteristics
- Digital De-Emphasis Filtering for 32kHz, 44.1kHz, and 48kHz Input Sampling Rates
- Digital Output Attenuation and Mute Functions
- Output Word Length Reduction
- Status Registers and Interrupt Generation for Sampling Ratio and Ready Flags
- Digital Audio Interface Transmitter (DIT)
- Supports Sampling Rates Up to 216kHz
- Includes Differential Line Driver and
CMOS Buffered Outputs - Block-Sized Data Buffers for Both Channel Status and User Data
- Status Registers and Interrupt Generation for Flag and Error Conditions
- User-Selectable Serial Host Interface: SPI or Philips I2C?
- Provides Access to On-Chip Registers and Data Buffers
U.S. Patent No. 7,262,716
- Digital Audio Interface Receiver (DIR)
- PLL Lock Range Includes Sampling Rates from 20kHz to 216kHz
- Includes Four Differential Input Line Receivers and an Input Multiplexer
- Bypass Multiplexer Routes Line Receiver Outputs to Line Driver and Buffer Outputs
- Block-Sized Data Buffers for Both Channel Status and User Data
- Automatic Detection of Non-PCM Audio Streams (DTS CD/LD and IEC 61937 formats)
- Audio CD Q-Channel Sub-Code Decoding and Data Buffer
- Status Registers and Interrupt Generation for Flag and Error Conditions
- Low Jitter Recovered Clock Output
- Two Audio Serial Ports (Ports A and B)
- Synchronous Serial Interface to External Signal Processors, Data Converters, and Logic
- Slave or Master Mode Operation with Sampling Rates up to 216kHz
- Supports Left-Justified, Right-Justified, and Philips I2S? Data Formats
- Supports Audio Data Word Lengths Up to
24 Bits
- Four General-Purpose Digital Outputs
- Multifunction Programmable Via Control Registers
- Extensive Power-Down Support
- Functional Blocks May Be Disabled Individually When Not In Use
- Operates From +1.8V Core and +3.3V I/O Power Supplies
- Packages:
- QFN-40
- Small TQFP-48 Package, Compatible with the SRC4382 and DIX4192
The SRC4392 is a highly-integrated CMOS device designed for use in professional and broadcast digital audio systems. The SRC4392 combines a high-performance, two-channel, asynchronous sample rate converter (SRC) with a digital audio interface receiver (DIR) and transmitter (DIT), two audio serial ports, and flexible distribution logic for interconnection of the function block data and clocks.
The DIR and DIT are compatible with the AES3, S/PDIF, IEC 60958, and EIAJ CP-1201 interface standards. The audio serial ports, DIT, and SRC may be operated at sampling rates up to 216kHz. The DIR lock range includes sampling rates from 20kHz to 216kHz.
The SRC4392 is configured using on-chip control registers and data buffers, which are accessed through either a 4-wire serial peripheral interface (SPI) port, or a 2-wire Philips I2C bus interface. Status registers provide access to a variety of flag and error bits, which are derived from the various function blocks. An open drain interrupt output pin is provided, and is supported by flexible interrupt reporting and mask options via control register settings. A master reset input pin is provided for initialization by a host processor or supervisory functions.
The SRC4392 requires a +1.8V core logic supply, in addition to a +3.3V supply for powering portions of the DIR, DIT, and line driver and receiver functions. A separate logic I/O supply supports operation from +1.65V to +3.6V, providing compatibility with low voltage logic interfaces typically found on digital signal processors and programmable logic devices. The SRC4392 is available in a QFN-40 and a lead-free, TQFP-48 package. The TQFN-48 is pin- and register-compatible with the Texas Instruments SRC4382 and DIX4192 products.
為你推薦
-
TI數(shù)字多路復(fù)用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74AHCT1582022-12-23 15:12
-
如何利用運(yùn)算放大器設(shè)計(jì)振蕩電路?2023-08-09 08:08
使用運(yùn)算放大器設(shè)計(jì)振蕩電路運(yùn)算放大器的工作原理發(fā)明運(yùn)算放大器的人絕對(duì)是天才。中間兩端接上電源,當(dāng)同相輸入大于反相輸入,右側(cè)就會(huì)輸出(接近)電源電壓(Vcc),如果反過(guò)來(lái)小于同相輸入,則輸出0V(負(fù)電源)電壓。在輸出端接上燈泡,假設(shè)我想控制燈泡循環(huán)亮滅,那就需要一會(huì)輸出高電平點(diǎn)亮,一會(huì)輸出低電平熄滅。也就是我需要讓左邊能自動(dòng)變化大小,就能實(shí)現(xiàn)控制燈泡。如何讓電1669瀏覽量 -
【PCB設(shè)計(jì)必備】31條布線技巧2023-08-03 08:09
相信大家在做PCB設(shè)計(jì)時(shí),都會(huì)發(fā)現(xiàn)布線這個(gè)環(huán)節(jié)必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產(chǎn)成本的高低,同時(shí)還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達(dá)到最優(yōu)等。在上篇內(nèi)容中,小編主要分享了PCB線寬線距的一些設(shè)計(jì)規(guī)則,那么本篇內(nèi)容,將針對(duì)PCB的布線方式,做個(gè)全面的總結(jié)給到大家,希望能夠?qū)︷B(yǎng)成良好的設(shè)計(jì)習(xí)慣有所幫助。1走線長(zhǎng)度1387瀏覽量 -
電動(dòng)汽車(chē)直流快充方案設(shè)計(jì)【含參考設(shè)計(jì)】2023-08-03 08:08
大功率直流充電系統(tǒng)架構(gòu)大功率直流充電設(shè)計(jì)標(biāo)準(zhǔn)國(guó)家大功率充電標(biāo)準(zhǔn)“Chaoji”技術(shù)標(biāo)準(zhǔn)設(shè)計(jì)目標(biāo)是未來(lái)可實(shí)現(xiàn)電動(dòng)汽車(chē)充電5分鐘行駛400公里。“Chaoji”技術(shù)標(biāo)準(zhǔn)主要設(shè)計(jì)參數(shù)如下:最大電壓:目前1000V(可擴(kuò)展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴(kuò)展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構(gòu)大功率2874瀏覽量 -
Buck電路的原理及器件選型指南2023-07-31 22:28
Buck電路工作原理電源閉合時(shí)電壓會(huì)快速增加,當(dāng)斷開(kāi)時(shí)電壓會(huì)快速減小,如果開(kāi)關(guān)速度足夠快的話,是不是就能把負(fù)載,控制在想要的電壓值以內(nèi)呢?假設(shè)12V降壓到5V,也就意味著,MOS管開(kāi)關(guān)需要42%時(shí)間導(dǎo)通,58%時(shí)間斷開(kāi)。當(dāng)42%時(shí)間MOS管導(dǎo)通時(shí),電感被充磁儲(chǔ)能,同時(shí)對(duì)電容進(jìn)行充電,給負(fù)載提供電量。當(dāng)58%時(shí)間MOS管斷開(kāi)時(shí),由于電感上的電流不能突變,電路通 -
100W USB PD 3.0電源2023-07-31 22:27
-
千萬(wàn)不要忽略PCB設(shè)計(jì)中線寬線距的重要性2023-07-31 22:27
想要做好PCB設(shè)計(jì),除了整體的布線布局外,線寬線距的規(guī)則也非常重要,因?yàn)榫€寬線距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細(xì)為大家介紹一下PCB線寬線距的通用設(shè)計(jì)規(guī)則。要注意的是,布線之前須把軟件默認(rèn)設(shè)置選項(xiàng)設(shè)置好,并打開(kāi)DRC檢測(cè)開(kāi)關(guān)。布線建議打開(kāi)5mil格點(diǎn),等長(zhǎng)時(shí)可根據(jù)情況設(shè)置1mil格點(diǎn)。PCB布線線寬01布線首先應(yīng)滿足工廠加工能力,1458瀏覽量 -
基于STM32的300W無(wú)刷直流電機(jī)驅(qū)動(dòng)方案2023-07-06 10:02
如何驅(qū)動(dòng)無(wú)刷電機(jī)?近些年,由于無(wú)刷直流電機(jī)大規(guī)模的研發(fā)和技術(shù)的逐漸成熟,已逐步成為工業(yè)用電機(jī)的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運(yùn)行效率,各大廠商也提供不同型號(hào)的電機(jī)以滿足不同驅(qū)動(dòng)系統(tǒng)的需求。現(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動(dòng)化生產(chǎn)流水線、數(shù)控機(jī)床等工業(yè)生產(chǎn)方面應(yīng)用。無(wú)刷直流電機(jī)的優(yōu)點(diǎn)與局限性優(yōu)點(diǎn):高輸出功率、小尺寸和重量、散熱性好、效率高、運(yùn)行速度范圍寬、低749瀏覽量 -
上新啦!開(kāi)發(fā)板僅需9.9元!2023-06-21 17:43
上新啦!開(kāi)發(fā)板僅需9.9元!1301瀏覽量 -
參考設(shè)計(jì) | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號(hào)處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅(qū)動(dòng)器、PWM控制器等作為控制對(duì)象,能實(shí)現(xiàn)控制、管理和監(jiān)測(cè)功能的電源產(chǎn)品。它是通過(guò)設(shè)定開(kāi)關(guān)電源的內(nèi)部參數(shù)來(lái)改變其外特性,并在“電源控制”的基礎(chǔ)上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部 -
千萬(wàn)不能小瞧的PCB半孔板2023-06-21 17:34