--- 產(chǎn)品詳情 ---
Function | Clock generator, Spread-spectrum clock generator |
Number of outputs | 1 |
Output frequency (Max) (MHz) | 62.5 |
Core supply voltage (V) | 3.3 |
Output supply voltage (V) | 3.3 |
Input type | LVCMOS |
Output type | LVDS, LVPECL, LVTTL |
Operating temperature range (C) | -40 to 85 |
Features | Spread-spectrum clocking (SSC), Pin programmable |
Rating | Catalog |
- Low Jitter Clock Multiplier by x4, x6, x8. Input Frequency Range (19 MHz to 125 MHz). Supports Output Frequency From 150 MHz to 500 MHz
- Fail-Safe Power Up Initialization
- Low Jitter Clock Divider by /2, /3, /4. Input Frequency Range (50 MHz to 125 MHz). Supports Ranges of Output Frequency From 12.5 MHz to 62.5 MHz
- 2.6 mUI Programmable Bidirectional Delay Steps
- Typical 8-ps Phase Jitter (12 kHz to 20 MHz) at 500 MHz
- Typical 2.1-ps RMS Period Jitter (Entire Frequency Band) at 500 MHz
- One Single-Ended Input and One Differential Output Pair
- Output Can Drive LVPECL, LVDS, and LVTTL
- Three Power Operating Modes to Minimize Power
- Low Power Consumption (Typical 200 mW at 500 MHz)
- Packaged in a Shrink Small-Outline Package (DBQ)
- No External Components Required for PLL
- Spread Spectrum Clock Tracking Ability to Reduce EMI
- Applications: Video Graphics, Gaming Products, Datacom, Telecom
- Accepts LVCMOS, LVTTL Inputs for REFCLK Terminal
- Accepts Other Single-Ended Signal Levels at REFCLK Terminal by Programming Proper VDDREF Voltage Level (For Example, HSTL 1.5 if VDDREF = 1.6 V)
- Supports Industrial Temperature Range of -40°C to 85°C
The CDC5801A device provides clock multiplication and division from a single-ended reference clock (REFCLK) to a differential output pair (CLKOUT/CLKOUTB). The multiply and divide terminals (MULT/DIV0:1) provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 12.5 MHz to 500 MHz with a clock input reference (REFCLK) ranging from 19 MHz to 125 MHz.
The implemented phase aligner provides the possibility to phase align (zero delay) between CLKOUT/CLKOUTB and REFCLK or any other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG terminals.
The phase aligner also allows the user to delay or advance the CLKOUT/CLKOUTB with steps of 2.6 mUI (unit interval). For every rising edge on the DLYCTRL terminal, the output clocks are delayed by 2.6-mUI step size as long as there is low on the LEADLAG terminal. Similarly, for every rising edge on the DLYCTRL terminal, the output clocks are advanced by 2.6-mUI step size as long as there is high on the LEADLAG terminal. The CDC5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions. As the phase between REFCLK and CLKOUT/CLKOUTB is random after power up, the application may implement a self calibration routine at power up to produce a certain phase start position, before programming a fixed delay with the clock on the DLYCTRL terminal.
Depending on the selection of the mode terminals (P0:2), the device behaves as a multiplier (by 4, 6, or 8) with the phase aligner bypassed or as a multiplier or divider with programmable delay and phase aligner functionality. Through the select terminals (P0:2) user can also bypass the phase aligner and the PLL (test mode) and output the REFCLK directly on the CLKOUT/CLKOUTB terminals. Through P0:2 terminals the outputs could be in a high impedance state. This device has another unique capability to be able to function with a wide band of voltages on the REFCLK terminal by varying the voltage on the VDDREF terminal.
The CDC5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions.
The CDC5801A device is characterized for operation over free-air temperatures of ?40°C to 85°C.
為你推薦
-
TI數(shù)字多路復(fù)用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74AHCT1582022-12-23 15:12
-
如何利用運(yùn)算放大器設(shè)計(jì)振蕩電路?2023-08-09 08:08
使用運(yùn)算放大器設(shè)計(jì)振蕩電路運(yùn)算放大器的工作原理發(fā)明運(yùn)算放大器的人絕對(duì)是天才。中間兩端接上電源,當(dāng)同相輸入大于反相輸入,右側(cè)就會(huì)輸出(接近)電源電壓(Vcc),如果反過(guò)來(lái)小于同相輸入,則輸出0V(負(fù)電源)電壓。在輸出端接上燈泡,假設(shè)我想控制燈泡循環(huán)亮滅,那就需要一會(huì)輸出高電平點(diǎn)亮,一會(huì)輸出低電平熄滅。也就是我需要讓左邊能自動(dòng)變化大小,就能實(shí)現(xiàn)控制燈泡。如何讓電1877瀏覽量 -
【PCB設(shè)計(jì)必備】31條布線技巧2023-08-03 08:09
相信大家在做PCB設(shè)計(jì)時(shí),都會(huì)發(fā)現(xiàn)布線這個(gè)環(huán)節(jié)必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產(chǎn)成本的高低,同時(shí)還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達(dá)到最優(yōu)等。在上篇內(nèi)容中,小編主要分享了PCB線寬線距的一些設(shè)計(jì)規(guī)則,那么本篇內(nèi)容,將針對(duì)PCB的布線方式,做個(gè)全面的總結(jié)給到大家,希望能夠?qū)︷B(yǎng)成良好的設(shè)計(jì)習(xí)慣有所幫助。1走線長(zhǎng)度1557瀏覽量 -
電動(dòng)汽車(chē)直流快充方案設(shè)計(jì)【含參考設(shè)計(jì)】2023-08-03 08:08
大功率直流充電系統(tǒng)架構(gòu)大功率直流充電設(shè)計(jì)標(biāo)準(zhǔn)國(guó)家大功率充電標(biāo)準(zhǔn)“Chaoji”技術(shù)標(biāo)準(zhǔn)設(shè)計(jì)目標(biāo)是未來(lái)可實(shí)現(xiàn)電動(dòng)汽車(chē)充電5分鐘行駛400公里。“Chaoji”技術(shù)標(biāo)準(zhǔn)主要設(shè)計(jì)參數(shù)如下:最大電壓:目前1000V(可擴(kuò)展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴(kuò)展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構(gòu)大功率3257瀏覽量 -
Buck電路的原理及器件選型指南2023-07-31 22:28
Buck電路工作原理電源閉合時(shí)電壓會(huì)快速增加,當(dāng)斷開(kāi)時(shí)電壓會(huì)快速減小,如果開(kāi)關(guān)速度足夠快的話,是不是就能把負(fù)載,控制在想要的電壓值以內(nèi)呢?假設(shè)12V降壓到5V,也就意味著,MOS管開(kāi)關(guān)需要42%時(shí)間導(dǎo)通,58%時(shí)間斷開(kāi)。當(dāng)42%時(shí)間MOS管導(dǎo)通時(shí),電感被充磁儲(chǔ)能,同時(shí)對(duì)電容進(jìn)行充電,給負(fù)載提供電量。當(dāng)58%時(shí)間MOS管斷開(kāi)時(shí),由于電感上的電流不能突變,電路通 -
100W USB PD 3.0電源2023-07-31 22:27
什么是PD3.0快充?PD快充協(xié)議全稱(chēng)“USBPowerDelivery”功率傳輸協(xié)議,簡(jiǎn)稱(chēng)為“PD協(xié)議”。2015年11月,USBPD快充迎來(lái)了大版本更新,進(jìn)入到了USBPD3.0快充時(shí)代。USBPD3.0相對(duì)于USBPD2.0的變化主要有三方面:增加了對(duì)設(shè)備內(nèi)置電池特性更為詳細(xì)的描述;增加了通過(guò)PD通信進(jìn)行設(shè)備軟硬件版本識(shí)別和軟件更新的功能,以及增加了數(shù) -
千萬(wàn)不要忽略PCB設(shè)計(jì)中線寬線距的重要性2023-07-31 22:27
想要做好PCB設(shè)計(jì),除了整體的布線布局外,線寬線距的規(guī)則也非常重要,因?yàn)榫€寬線距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細(xì)為大家介紹一下PCB線寬線距的通用設(shè)計(jì)規(guī)則。要注意的是,布線之前須把軟件默認(rèn)設(shè)置選項(xiàng)設(shè)置好,并打開(kāi)DRC檢測(cè)開(kāi)關(guān)。布線建議打開(kāi)5mil格點(diǎn),等長(zhǎng)時(shí)可根據(jù)情況設(shè)置1mil格點(diǎn)。PCB布線線寬01布線首先應(yīng)滿足工廠加工能力,1643瀏覽量 -
基于STM32的300W無(wú)刷直流電機(jī)驅(qū)動(dòng)方案2023-07-06 10:02
如何驅(qū)動(dòng)無(wú)刷電機(jī)?近些年,由于無(wú)刷直流電機(jī)大規(guī)模的研發(fā)和技術(shù)的逐漸成熟,已逐步成為工業(yè)用電機(jī)的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運(yùn)行效率,各大廠商也提供不同型號(hào)的電機(jī)以滿足不同驅(qū)動(dòng)系統(tǒng)的需求。現(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動(dòng)化生產(chǎn)流水線、數(shù)控機(jī)床等工業(yè)生產(chǎn)方面應(yīng)用。無(wú)刷直流電機(jī)的優(yōu)點(diǎn)與局限性優(yōu)點(diǎn):高輸出功率、小尺寸和重量、散熱性好、效率高、運(yùn)行速度范圍寬、低873瀏覽量 -
上新啦!開(kāi)發(fā)板僅需9.9元!2023-06-21 17:43
上新啦!開(kāi)發(fā)板僅需9.9元!1820瀏覽量 -
參考設(shè)計(jì) | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號(hào)處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅(qū)動(dòng)器、PWM控制器等作為控制對(duì)象,能實(shí)現(xiàn)控制、管理和監(jiān)測(cè)功能的電源產(chǎn)品。它是通過(guò)設(shè)定開(kāi)關(guān)電源的內(nèi)部參數(shù)來(lái)改變其外特性,并在“電源控制”的基礎(chǔ)上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部 -
千萬(wàn)不能小瞧的PCB半孔板2023-06-21 17:34