在线观看www成人影院-在线观看www日本免费网站-在线观看www视频-在线观看操-欧美18在线-欧美1级

企業號介紹

全部
  • 全部
  • 產品
  • 方案
  • 文章
  • 資料
  • 企業

華秋商城

元器件現貨采購/代購/選型一站式BOM配單

1.8w 內容數 99w+ 瀏覽量 187 粉絲

TI處理器TMS320C6727

--- 產品詳情 ---

C67x 浮點 DSP- 高達 250MHz、McASP、32 位 EMIFA
DSP 1 C67x
DSP MHz (Max) 250
CPU 32-/64-bit
Operating system DSP/BIOS
Rating Catalog
Operating temperature range (C) 0 to 90
  • C672x: 32-/64-Bit 300-MHz Floating-Point DSPs
  • Upgrades to C67x+ CPU From C67x? DSP Generation:
    • 2X CPU Registers [64 General-Purpose]
    • New Audio-Specific Instructions
    • Compatible With the C67x CPU
  • Enhanced Memory System
    • 256K-Byte Unified Program/Data RAM
    • 384K-Byte Unified Program/Data ROM
    • Single-Cycle Data Access From CPU
    • Large Program Cache (32K Byte) Supports RAM, ROM, and External Memory
  • External Memory Interface (EMIF) Supports
    • 100-MHz SDRAM (16- or 32-Bit)
    • Asynchronous NOR Flash, SRAM (8-,16-, or 32-Bit)
    • NAND Flash (8- or 16-Bit)
  • Enhanced I/O System
    • High-Performance Crossbar Switch
    • Dedicated McASP DMA Bus
    • Deterministic I/O Performance
  • dMAX (Dual Data Movement Accelerator) Supports:
    • 16 Independent Channels
    • Concurrent Processing of Two Transfer Requests
    • 1-, 2-, and 3-Dimensional Memory-to-Memory and Memory-to-Peripheral Data Transfers
    • Circular Addressing Where the Size of a Circular Buffer (FIFO) is not Limited to 2n
    • Table-Based Multi-Tap Delay Read and Write Transfers From/To a Circular Buffer
  • Three Multichannel Audio Serial Ports
    • Transmit/Receive Clocks up to 50 MHz
    • Six Clock Zones and 16 Serial Data Pins
    • Supports TDM, I2S, and Similar Formats
    • DIT-Capable (McASP2)
  • Universal Host-Port Interface (UHPI)
    • 32-Bit-Wide Data Bus for High Bandwidth
    • Muxed and Non-Muxed Address and Data
  • Two 10-MHz SPI Ports With 3-, 4-, and 5-Pin Options
  • Two Inter-Integrated Circuit (I2C) Ports
  • Real-Time Interrupt Counter/Watchdog
  • Oscillator- and Software-Controlled PLL
  • Applications:
    • Professional Audio
      • Mixers
      • Effects Boxes
      • Audio Synthesis
      • Instrument/Amp Modeling
      • Audio Conferencing
      • Audio Broadcast
      • Audio Encoder
    • Emerging Audio Applications
    • Biometrics
    • Medical
    • Industrial
  • Commercial or Extended Temperature
  • 144-Pin, 0.5-mm, PowerPAD? Thin Quad Flatpack (TQFP) [RFP Suffix]
  • 256-Terminal, 1.0-mm, 16x16 Array Plastic Ball Grid Array (PBGA) [GDH and ZDH Suffixes]

C67x, PowerPAD, TMS320C6000, C6000, DSP/BIOS, XDS, TMS320 are trademarks of Texas Instruments.
Philips is a registered trademark of Koninklijki Philips Electronics N.V.
All trademarks are the property of their respective owners.

(1) Throughout the remainder of the document, TMS320C6727 (or C6727), TMS320C6726 (or C6726), and/or TMS320C6722 (or C6722) will be referred to as TMS320C672x (or C672x).

The TMS320C672x is the next generation of Texas Instruments? C67x? family of high-performance 32-/64-bit floating-point digital signal processors. The TMS320C672x includes the TMS320C6727, TMS320C6726, and TMS320C6722 devices.(1)

Enhanced C67x+ CPU. The C67x+ CPU is an enhanced version of the C67x CPU used on the C671x DSPs. It is compatible with the C67x CPU but offers significant improvements in speed, code density, and floating-point performance per clock cycle. At 300 MHz, the CPU is capable of a maximum performance of 2400 MIPS/1800 MFLOPS by executing up to eight instructions (six of which are floating-point instructions) in parallel each cycle. The CPU natively supports 32-bit fixed-point, 32-bit single-precision floating-point, and 64-bit double-precision floating-point arithmetic.

Efficient Memory System. The memory controller maps the large on-chip 256K-byte RAM and 384K-byte ROM as unified program/data memory. Development is simplified since there is no fixed division between program and data memory size as on some other devices.

The memory controller supports single-cycle data accesses from the C67x+ CPU to the RAM and ROM. Up to three parallel accesses to the internal RAM and ROM from three of the following four sources are supported:

  • Two 64-bit data accesses from the C67x+ CPU
  • One 256-bit program fetch from the core and program cache
  • One 32-bit data access from the peripheral system (either dMAX or UHPI)

The large (32K-byte) program cache translates to a high hit rate for most applications. This prevents most program/data access conflicts to the on-chip memory. It also enables effective program execution from an off-chip memory such as an SDRAM.

High-Performance Crossbar Switch. A high-performance crossbar switch acts as a central hub between the different bus masters (CPU, dMAX, UHPI) and different targets (peripherals and memory). The crossbar is partially connected; some connections are not supported (for example, UHPI-to-peripheral connections).

Multiple transfers occur in parallel through the crossbar as long as there is no conflict between bus masters for a particular target. When a conflict does occur, the arbitration is a simple and deterministic fixed-priority scheme.

The dMAX is given highest-priority since it is responsible for the most time-critical I/O transfers, followed next by the UHPI, and finally by the CPU.

dMAX Dual Data Movement Accelerator. The dMAX is a module designed to perform Data Movement Acceleration. The Data Movement Accelerator (dMAX) controller handles user-programmed data transfers between the internal data memory controller and the device peripherals on the C672x DSPs. The dMAX allows movement of data to/from any addressable memory space including internal memory, peripherals, and external memory.

The dMAX controller includes features such as the capability to perform three-dimensional data transfers for advanced data sorting, and the capability to manage a section of the memory as a circular buffer/FIFO with delay-tap based reading and writing of data. The dMAX controller is capable of concurrently processing two transfer requests (provided that they are to/from different source/destinations).

External Memory Interface (EMIF) for Flexibility and Expansion. The external memory interface on the C672x supports a single bank of SDRAM and a single bank of asynchronous memory. The EMIF data width is 16 bits wide on the C6726 and C6722, and 32 bits wide on the C6727.

SDRAM support includes x16 and x32 SDRAM devices with 1, 2, or 4 banks.

The C6726 and C6722 support SDRAM devices up to 128M bits.

The C6727 extends SDRAM support to 256M-bit and 512M-bit devices.

Asynchronous memory support is typically used to boot from a parallel non-multiplexed NOR flash device that can be 8, 16, or 32 bits wide. Booting from larger flash devices than are natively supported by the dedicated EMIF address lines is accomplished by using general-purpose I/O pins for upper address lines.

The asynchronous memory interface can also be configured to support 8- or 16-bit-wide NAND flash. It includes a hardware ECC calculation (for single-bit errors) that can operate on blocks of data up to 512 bytes.

Universal Host-Port Interface (UHPI) for High-Speed Parallel I/O. The Universal Host-Port Interface (UHPI) is a parallel interface through which an external host CPU can access memories on the DSP. Three modes are supported by the C672x UHPI:

  • Multiplexed Address/Data - Half-Word (16-bit-wide) Mode (similar to C6713)
  • Multiplexed Address/Data - Full Word (32-bit-wide) Mode
  • Non-Multiplexed Mode - 16-bit Address and 32-bit Data Bus

The UHPI can also be restricted to accessing a single page (64K bytes) of memory anywhere in the address space of the C672x; this page can be changed, but only by the C672x CPU. This feature allows the UHPI to be used for high-speed data transfers even in systems where security is an important requirement.

The UHPI is only available on the C6727.

Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) - Up to 16 Stereo Channels I2S. The multichannel audio serial port (McASP) seamlessly interfaces to CODECs, DACs, ADCs, and other devices. It supports the ubiquitous IIS format as well as many variations of this format, including time division multiplex (TDM) formats with up to 32 time slots.

Each McASP includes a transmit and receive section which may operate independently or synchronously; furthermore, each section includes its own flexible clock generator and extensive error-checking logic.

As data passes through the McASP, it can be realigned so that the fixed-point representation used by the application code can be independent of the representation used by the external devices without requiring any CPU overhead to make the conversion.

The McASP is a configurable module and supports between 2 and 16 serial data pins. It also has the option of supporting a Digital Interface Transmitter (DIT) mode with a full 384 bits of channel status and user data memory.

McASP2 is not available on the C6722.

Inter-Integrated Circuit Serial Ports (I2C0, I2C1). The C672x includes two inter-integrated circuit (I2C) serial ports. A typical application is to configure one I2C serial port as a slave to an external user-interface microcontroller. The other I2C serial port may then be used by the C672x DSP to control external peripheral devices, such as a CODEC or network controller, which are functionally peripherals of the DSP device.

The two I2C serial ports are pin-multiplexed with the SPI0 serial port.

Serial Peripheral Interface Ports (SPI0, SPI1). As in the case of the I2C serial ports, the C672x DSP also includes two serial peripheral interface (SPI) serial ports. This allows one SPI port to be configured as a slave to control the DSP while the other SPI serial port is used by the DSP to control external peripherals.

The SPI ports support a basic 3-pin mode as well as optional 4- and 5-pin modes. The optional pins include a slave chip-select pin and an enable pin which implements handshaking automatically in hardware for maximum SPI throughput.

The SPI0 port is pin-multiplexed with the two I2C serial ports (I2C0 and I2C1). The SPI1 serial port is pin-multiplexed with five of the serial data pins from McASP0 and McASP1.

Real-Time Interrupt Timer (RTI). The real-time interrupt timer module includes:

  • Two 32-bit counter/prescaler pairs
  • Two input captures (tied to McASP direct memory access [DMA] events for sample rate measurement)
  • Four compares with automatic update capability
  • Digital Watchdog (optional) for enhanced system robustness

Clock Generation (PLL and OSC). The C672x DSP includes an on-chip oscillator that supports crystals in the range of 12 MHz to 25 MHz. Alternatively, the clock can be provided externally through the CLKIN pin.

The DSP includes a flexible, software-programmable phase-locked loop (PLL) clock generator. Three different clock domains (SYSCLK1, SYSCLK2, and SYSCLK3) are generated by dividing down the PLL output. SYSCLK1 is the clock used by the CPU, memory controller, and memories. SYSCLK2 is used by the peripheral subsystem and dMAX. SYSCLK3 is used exclusively for the EMIF.

為你推薦

  • 如何利用運算放大器設計振蕩電路?2023-08-09 08:08

    使用運算放大器設計振蕩電路運算放大器的工作原理發明運算放大器的人絕對是天才。中間兩端接上電源,當同相輸入大于反相輸入,右側就會輸出(接近)電源電壓(Vcc),如果反過來小于同相輸入,則輸出0V(負電源)電壓。在輸出端接上燈泡,假設我想控制燈泡循環亮滅,那就需要一會輸出高電平點亮,一會輸出低電平熄滅。也就是我需要讓左邊能自動變化大小,就能實現控制燈泡。如何讓電
  • 【PCB設計必備】31條布線技巧2023-08-03 08:09

    相信大家在做PCB設計時,都會發現布線這個環節必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產成本的高低,同時還能體現出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達到最優等。在上篇內容中,小編主要分享了PCB線寬線距的一些設計規則,那么本篇內容,將針對PCB的布線方式,做個全面的總結給到大家,希望能夠對養成良好的設計習慣有所幫助。1走線長度
  • 電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08

    大功率直流充電系統架構大功率直流充電設計標準國家大功率充電標準“Chaoji”技術標準設計目標是未來可實現電動汽車充電5分鐘行駛400公里。“Chaoji”技術標準主要設計參數如下:最大電壓:目前1000V(可擴展到1500V);最大電流:帶冷卻系統500A(可擴展到600A);不帶冷卻系統150-200A;最大功率:900KW。大功率直流充電系統架構大功率
  • Buck電路的原理及器件選型指南2023-07-31 22:28

    Buck電路工作原理電源閉合時電壓會快速增加,當斷開時電壓會快速減小,如果開關速度足夠快的話,是不是就能把負載,控制在想要的電壓值以內呢?假設12V降壓到5V,也就意味著,MOS管開關需要42%時間導通,58%時間斷開。當42%時間MOS管導通時,電感被充磁儲能,同時對電容進行充電,給負載提供電量。當58%時間MOS管斷開時,由于電感上的電流不能突變,電路通
    1828瀏覽量
  • 100W USB PD 3.0電源2023-07-31 22:27

    什么是PD3.0快充?PD快充協議全稱“USBPowerDelivery”功率傳輸協議,簡稱為“PD協議”。2015年11月,USBPD快充迎來了大版本更新,進入到了USBPD3.0快充時代。USBPD3.0相對于USBPD2.0的變化主要有三方面:增加了對設備內置電池特性更為詳細的描述;增加了通過PD通信進行設備軟硬件版本識別和軟件更新的功能,以及增加了數
    1357瀏覽量
  • 千萬不要忽略PCB設計中線寬線距的重要性2023-07-31 22:27

    想要做好PCB設計,除了整體的布線布局外,線寬線距的規則也非常重要,因為線寬線距決定著電路板的性能和穩定性。所以本篇以RK3588為例,詳細為大家介紹一下PCB線寬線距的通用設計規則。要注意的是,布線之前須把軟件默認設置選項設置好,并打開DRC檢測開關。布線建議打開5mil格點,等長時可根據情況設置1mil格點。PCB布線線寬01布線首先應滿足工廠加工能力,
  • 基于STM32的300W無刷直流電機驅動方案2023-07-06 10:02

    如何驅動無刷電機?近些年,由于無刷直流電機大規模的研發和技術的逐漸成熟,已逐步成為工業用電機的發展主流。圍繞降低生產成本和提高運行效率,各大廠商也提供不同型號的電機以滿足不同驅動系統的需求。現階段已經在紡織、冶金、印刷、自動化生產流水線、數控機床等工業生產方面應用。無刷直流電機的優點與局限性優點:高輸出功率、小尺寸和重量、散熱性好、效率高、運行速度范圍寬、低
  • 上新啦!開發板僅需9.9元!2023-06-21 17:43

    上新啦!開發板僅需9.9元!
  • 參考設計 | 2KW AC/DC數字電源方案2023-06-21 17:43

    什么是數字電源?數字電源,以數字信號處理器(DSP)或微控制器(MCU)為核心,將數字電源驅動器、PWM控制器等作為控制對象,能實現控制、管理和監測功能的電源產品。它是通過設定開關電源的內部參數來改變其外特性,并在“電源控制”的基礎上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統的不同組件,最大限度地降低損耗。數字電源的管理(如電源排序)必須全部
    1667瀏覽量
  • 千萬不能小瞧的PCB半孔板2023-06-21 17:34

    PCB半孔是沿著PCB邊界鉆出的成排的孔,當孔被鍍銅時,邊緣被修剪掉,使沿邊界的孔減半,讓PCB的邊緣看起來像電鍍表面孔內有銅。模塊類PCB基本上都設計有半孔,主要是方便焊接,因為模塊面積小,功能需求多,所以通常半孔設計在PCB單只最邊沿,在鑼外形時鑼去一半,只留下半邊孔在PCB上。半孔板的可制造性設計最小半孔最小半孔的工藝制成能力是0.5mm,前提是孔必須
    2734瀏覽量
主站蜘蛛池模板: 高颜值露脸极品在线播放| 中文4480yy私人免费影院| 国产人人艹| 高清性色生活片欧美在线| www我要色综合com| 在线天堂中文在线资源网| 天天做日日爱| 久久精品久久久| 日本免费色视频| 日本免费的一级绿象| 免费一级大片| 国产精品久久婷婷六月丁香| freesexvideo性欧美2| 天天射狠狠干| 国产aa| 中文字幕一区二区三区视频在线| 日本不卡一| 性欧美网站| 日本久久综合视频| 黄色www| 五月天婷婷丁香| 成人黄色网址| 日本不卡专区| 四虎新地址| 狠狠色丁香婷婷综合橹不卡| 亚洲福利视频网站| 国内黄色精品| 午夜久久久久久亚洲国产精品| 一区二区视频在线| 欧洲无线区一二区| 爱爱永久免费视频网站| 久久福利国产| 色网站免费视频| 四虎影视最新网址| 国产三级香港三级人妇| 手机看片精品国产福利盒子| 丁香婷婷开心激情深爱五月| 亚洲欧美色视频| 久久综合九色综合欧洲| 天天色天天搞| 夜夜春宵翁熄性放纵30|