--- 產(chǎn)品詳情 ---
DSP | 1 C64x |
DSP MHz (Max) | 720, 800, 900, 1100 |
CPU | 32-/64-bit |
Operating system | DSP/BIOS, VLX |
Rating | Catalog |
Operating temperature range (C) | -40 to 105, -40 to 90, 0 to 90 |
The TMS320C64x+? DSPs (including the TMS320DM647/TMS320DM648 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000? DSP platform. The DM647, DM648 devices are based on the third-generation high-performance, advanced VelociTI? very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+? devices are upward code-compatible from previous devices that are part of the C6000? DSP platform. The C64x? DSPs support added functionality and have an expanded instruction set from previous devices.
Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.
With performance of up to 8800 million instructions per second (MIPS) at a clock rate of 1.1 GHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for up to 4400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for up tp 8800 MMACS. For more details on the C64x+ DSP, see the (literature number SPRU732).
The devices also have application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The core uses a two-level cache-based architecture. The Level 1 program cache (L1P) is a 256K-bit direct mapped cache and the Level 1 data cache (L1D) is a 256K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 4M-bit (DM648) or 2M-bit (DM647) memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.
The peripheral set includes five configurable 16-bit video port peripherals (VP0, VP1, VP2, VP3, and VP4). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M), a VCXO interpolated control port (VIC); a 1000 Mbps Ethernet Switch Subsystem with a management data input/output (MDIO) module and two SGMII ports (DM648) or one SGMII port (only DM647); a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) bus interface; a multichannel audio serial port (McASP) with ten serializers; four 64-bit general-purpose timers each configurable as two independent 32-bit timers; a user-configurable 16-bit or 32-bit host-port interface (HPI); 32 pins for general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; one UART; and two glueless external memory interfaces: a synchronous and asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher DDR2 SDRAM interface.
The video port peripherals provide a glueless interface to common video decoder and encoder devices. The video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).
The video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels (A and B) with a 5120-byte capture/display buffer that is splittable between the two channels.
For more details on the video port peripherals, see the (literature number SPRUEM1).
The management data input/output (MDIO) module continuously polls all 32 MDIO addresses to enumerate all PHY devices in the system.
The I2C and VLYNQ ports allow the device to easily control peripheral modules and/or communicate with host processors.
The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.
The devices have a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows? debugger interface for visibility into source code execution.
為你推薦
-
TI數(shù)字多路復(fù)用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74AHCT1582022-12-23 15:12
-
如何利用運(yùn)算放大器設(shè)計(jì)振蕩電路?2023-08-09 08:08
使用運(yùn)算放大器設(shè)計(jì)振蕩電路運(yùn)算放大器的工作原理發(fā)明運(yùn)算放大器的人絕對(duì)是天才。中間兩端接上電源,當(dāng)同相輸入大于反相輸入,右側(cè)就會(huì)輸出(接近)電源電壓(Vcc),如果反過來小于同相輸入,則輸出0V(負(fù)電源)電壓。在輸出端接上燈泡,假設(shè)我想控制燈泡循環(huán)亮滅,那就需要一會(huì)輸出高電平點(diǎn)亮,一會(huì)輸出低電平熄滅。也就是我需要讓左邊能自動(dòng)變化大小,就能實(shí)現(xiàn)控制燈泡。如何讓電1657瀏覽量 -
【PCB設(shè)計(jì)必備】31條布線技巧2023-08-03 08:09
相信大家在做PCB設(shè)計(jì)時(shí),都會(huì)發(fā)現(xiàn)布線這個(gè)環(huán)節(jié)必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產(chǎn)成本的高低,同時(shí)還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達(dá)到最優(yōu)等。在上篇內(nèi)容中,小編主要分享了PCB線寬線距的一些設(shè)計(jì)規(guī)則,那么本篇內(nèi)容,將針對(duì)PCB的布線方式,做個(gè)全面的總結(jié)給到大家,希望能夠?qū)︷B(yǎng)成良好的設(shè)計(jì)習(xí)慣有所幫助。1走線長度1376瀏覽量 -
電動(dòng)汽車直流快充方案設(shè)計(jì)【含參考設(shè)計(jì)】2023-08-03 08:08
大功率直流充電系統(tǒng)架構(gòu)大功率直流充電設(shè)計(jì)標(biāo)準(zhǔn)國家大功率充電標(biāo)準(zhǔn)“Chaoji”技術(shù)標(biāo)準(zhǔn)設(shè)計(jì)目標(biāo)是未來可實(shí)現(xiàn)電動(dòng)汽車充電5分鐘行駛400公里?!癈haoji”技術(shù)標(biāo)準(zhǔn)主要設(shè)計(jì)參數(shù)如下:最大電壓:目前1000V(可擴(kuò)展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴(kuò)展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構(gòu)大功率2852瀏覽量 -
Buck電路的原理及器件選型指南2023-07-31 22:28
Buck電路工作原理電源閉合時(shí)電壓會(huì)快速增加,當(dāng)斷開時(shí)電壓會(huì)快速減小,如果開關(guān)速度足夠快的話,是不是就能把負(fù)載,控制在想要的電壓值以內(nèi)呢?假設(shè)12V降壓到5V,也就意味著,MOS管開關(guān)需要42%時(shí)間導(dǎo)通,58%時(shí)間斷開。當(dāng)42%時(shí)間MOS管導(dǎo)通時(shí),電感被充磁儲(chǔ)能,同時(shí)對(duì)電容進(jìn)行充電,給負(fù)載提供電量。當(dāng)58%時(shí)間MOS管斷開時(shí),由于電感上的電流不能突變,電路通 -
100W USB PD 3.0電源2023-07-31 22:27
-
千萬不要忽略PCB設(shè)計(jì)中線寬線距的重要性2023-07-31 22:27
想要做好PCB設(shè)計(jì),除了整體的布線布局外,線寬線距的規(guī)則也非常重要,因?yàn)榫€寬線距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細(xì)為大家介紹一下PCB線寬線距的通用設(shè)計(jì)規(guī)則。要注意的是,布線之前須把軟件默認(rèn)設(shè)置選項(xiàng)設(shè)置好,并打開DRC檢測(cè)開關(guān)。布線建議打開5mil格點(diǎn),等長時(shí)可根據(jù)情況設(shè)置1mil格點(diǎn)。PCB布線線寬01布線首先應(yīng)滿足工廠加工能力,1433瀏覽量 -
基于STM32的300W無刷直流電機(jī)驅(qū)動(dòng)方案2023-07-06 10:02
如何驅(qū)動(dòng)無刷電機(jī)?近些年,由于無刷直流電機(jī)大規(guī)模的研發(fā)和技術(shù)的逐漸成熟,已逐步成為工業(yè)用電機(jī)的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運(yùn)行效率,各大廠商也提供不同型號(hào)的電機(jī)以滿足不同驅(qū)動(dòng)系統(tǒng)的需求?,F(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動(dòng)化生產(chǎn)流水線、數(shù)控機(jī)床等工業(yè)生產(chǎn)方面應(yīng)用。無刷直流電機(jī)的優(yōu)點(diǎn)與局限性優(yōu)點(diǎn):高輸出功率、小尺寸和重量、散熱性好、效率高、運(yùn)行速度范圍寬、低744瀏覽量 -
上新啦!開發(fā)板僅需9.9元!2023-06-21 17:43
-
參考設(shè)計(jì) | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號(hào)處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅(qū)動(dòng)器、PWM控制器等作為控制對(duì)象,能實(shí)現(xiàn)控制、管理和監(jiān)測(cè)功能的電源產(chǎn)品。它是通過設(shè)定開關(guān)電源的內(nèi)部參數(shù)來改變其外特性,并在“電源控制”的基礎(chǔ)上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部 -
千萬不能小瞧的PCB半孔板2023-06-21 17:34