資料介紹
We are presently observing a paradigm change in designing complex
SoC as it occurs roughly every twelve years due to the exponentially
increasing number of transistors on a chip. The present design discontinuity,
as all previous ones, is characterized by a move to a higher level
of abstraction. This is required to cope with the rapidly increasing design
costs. While the present paradigm change shares the move to a
higher level of abstraction with all previous ones, there exists also a key
difference.
For the first time advances in semiconductor manufacturing do not
lead to a corresponding increase in performance. At 65 nm and below
it is predicted that only a small portion of performance increase
will be attributed to shrinking geometries while the lion share is due to
innovative processor architectures. To substantiate this assertion it is
instructive to look at major drivers of the semiconductor industry: wireless
communications and multimedia. Both areas are characterized by
an exponentially increasing demand of computational power to process
the sophisticated algorithms necessary to optimally utilize the limited
resource bandwidth. The computational power cannot be provided in an
energy-efficient manner by traditional processor architectures, but only
by a massively parallel, heterogeneous architecture.
The promise of parallelism has fascinated researchers for a long time;
however, in the end the uniprocessor has prevailed. What is different this
time? In the past few years computing industry changed course when it
announced that its high performance processors would henceforth rely
on multiple cores. However, switching from sequential to modestly parallel
computing will make programming much more difficult without
rewarding this effort with dramatic improvements.
A valid question is: Why should massive parallel computing work
when modestly parallel computing is not the solution? The answer is:It will work only if one restricts the application of the multiprocessor to
a class of applications. In wireless communications the signal processing
task can be naturally partitioned and is (almost) periodic. The first
property allows to employ the powerful technique of task level parallel
processing on different computational elements. The second property
allows to temporally assign the task by an (almost) periodic scheduler,
thus avoiding the fundamental problems associated with multithreading.
The key building elements of the massively parallel SoC will be clusters
of application specific processors (ASIP) which make use of instructionlevel
parallelism, data-level parallelism and instruction fusion.
This book describes the automatic ASIP implementation from the architecture
description language LISA employing the tool suite ”Processor
Designer” of CoWare. The single most important feature of the
approach presented in this book is the efficient ASIP implementation
while preserving the full architectural design space at the same time.
This is achieved by introducing an intermediate representation between
the architectural description in LISA and the Register Transfer Level
commonly accepted as entry point for hardware implementation. The
LISA description allows to explicitly describing architectural properties
which can be exploited to perform powerful architectural optimizations.
The implementation efficiency has been demonstrated by numerous industrial
designs.
We hope that this book will be useful to the engineer and engineering
manager in industry who wants to learn about the implementation
efficiency of ASIPs by performing architectural optimizations. We also
hope that this book will be useful to academia actively engaged in this
fascinating research area.
- ORACLE-體系結構-SQL語言簡介
- 代碼重用攻擊的通用模型及描述語言 5次下載
- 基于Verilog硬件描述語言的IEEE標準硬件描述語言資料合集免費下載 10次下載
- 虛擬儀器系統集成的理論和一般步驟和軟件結構描述語言的介紹 3次下載
- 基于DoDAF的衛(wèi)星應用信息鏈體系結構 1次下載
- 硬件描述語言VHDL 12次下載
- VHDL硬件描述語言 0次下載
- Verilog硬件描述語言 0次下載
- 105ARM體系結構-編程模型_EXTI 7次下載
- verilog硬件描述語言課程講義 33次下載
- 基于Agent的集成體系結構的研究與設計
- VERILOG HDL硬件描述語言 0次下載
- 面向方面的軟件體系結構描述語言AO-ADL
- VHDL硬件描述語言教學.
- Verilog硬件描述語言描述.
- 嵌入式微處理器的體系結構 601次閱讀
- fpga通用語言是什么 379次閱讀
- fpga用的是什么編程語言 fpga用什么語言開發(fā) 2734次閱讀
- fpga芯片用什么編程語言 1272次閱讀
- VHDL與Verilog硬件描述語言TestBench的編寫 1446次閱讀
- 二十進制編碼器及Verilog HDL描述 Verilog HDL程序的基本結構及特點 2272次閱讀
- Verilog HDL的歷史 FPGA硬件描述語言設計流程 1155次閱讀
- 使用Verilog/SystemVerilog硬件描述語言練習數字硬件設計 1484次閱讀
- 一手掌握計算機體系結構核心內容 1692次閱讀
- 米爾科技ARM體系結構與編程介紹 1884次閱讀
- 常見的Verilog行為級描述語法 1w次閱讀
- 淺析自然語言處理知識體系結構 4947次閱讀
- 淺談ARM處理器的特點和體系結構 1.7w次閱讀
- 51單片機體系結構初步分析 2670次閱讀
- 一種基于B/S結構與C/S結構結合的新體系結構 1236次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多