資料介紹
Recently, a number of LDPC decoder architectures have
been proposed [3]- [8]. These architectures have implemented
the widely used Sum Product Algorithm with various approaches
to satisfy throughput and hardware requirements. The
need for large hardware resources is a significant problem
in the implementation of an LDPC decoder. Mostly, serial
architectures that require lesser hardware than parallel implementations
are used. In [4] and [5] a memory efficient turbo
decoding algorithm for LDPC codes is proposed. In [11] the
issues relating to the implementation of a min-sum LDPC decoder
is explored. In [2] an offset min-sum algorithm offering
tradeoff between performance and complexity is explored to
save extrinsic message memory. In [1] an approximate min
constraint for check node update is proposed. The approximation
is exploited by the decoder to reduce hardware for check
node computation units without any noticeable degradation
in bit error rate performance. We observe that the bulk of
hardware requirement for the serial LDPC decoder lies in
the memory used for storing the extrinsic values(check to
bit or bit to check) and hence attempt to reduce it. The
proposed modification to the SPA explained in section III
is identical to the one proposed in [1] but we implement
the approximation in log-tanh domain to facilitate our serial
decoder architecture. The proposed decoder stores only few
bit to check messages which is very efficient when compared
to architectures proposed in [6], [7] which store all the bit
to check messages and also check to bit messages. When
compared to the serial decoder [2] our design stores
lesser number of extrinsic values and requires lesser memory
to store intermediate partial sums. The proposed decoder is
explained in section IV.
been proposed [3]- [8]. These architectures have implemented
the widely used Sum Product Algorithm with various approaches
to satisfy throughput and hardware requirements. The
need for large hardware resources is a significant problem
in the implementation of an LDPC decoder. Mostly, serial
architectures that require lesser hardware than parallel implementations
are used. In [4] and [5] a memory efficient turbo
decoding algorithm for LDPC codes is proposed. In [11] the
issues relating to the implementation of a min-sum LDPC decoder
is explored. In [2] an offset min-sum algorithm offering
tradeoff between performance and complexity is explored to
save extrinsic message memory. In [1] an approximate min
constraint for check node update is proposed. The approximation
is exploited by the decoder to reduce hardware for check
node computation units without any noticeable degradation
in bit error rate performance. We observe that the bulk of
hardware requirement for the serial LDPC decoder lies in
the memory used for storing the extrinsic values(check to
bit or bit to check) and hence attempt to reduce it. The
proposed modification to the SPA explained in section III
is identical to the one proposed in [1] but we implement
the approximation in log-tanh domain to facilitate our serial
decoder architecture. The proposed decoder stores only few
bit to check messages which is very efficient when compared
to architectures proposed in [6], [7] which store all the bit
to check messages and also check to bit messages. When
compared to the serial decoder [2] our design stores
lesser number of extrinsic values and requires lesser memory
to store intermediate partial sums. The proposed decoder is
explained in section IV.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Efficient packet classification using TCAM
- AD7380/AD7381: What are the pros and cons of a Serial 2 wire mode and serial 1 wire mode?
- XAPP098 - Spartan FPGA低成本、高效率串行配置 26次下載
- Verilog Coding Style for Efficient Digital Design 0次下載
- DS203 Serial Device server
- MX25L1025C 1M-bit CMOS serial
- DS1306,pdf datasheet (Serial A
- 關(guān)于LDPC碼的經(jīng)典論文 0次下載
- Parallel Scalable LDPC Archite 0次下載
- LDPC原理與應(yīng)用 0次下載
- 最新LDPC譯碼器結(jié)構(gòu)論文合集 0次下載
- 可擴(kuò)展的構(gòu)架的LDPC譯碼 0次下載
- 內(nèi)存高效串行LDPC碼譯碼器架構(gòu) 0次下載
- A Memory Efficient Partially P 0次下載
- 25AA010A/25LC010A pdf datashee
- LayerNorm/RMSNorm的重計(jì)算實(shí)現(xiàn) 2722次閱讀
- 大模型學(xué)習(xí)筆記 397次閱讀
- Xilinx FPGA IP之Block Memory Generator AXI接口說明 1401次閱讀
- Xilinx FPGA IP之Block Memory Generator功能概述 1947次閱讀
- nrf_serial庫(kù)的使用技巧 517次閱讀
- Modelsim的仿真之路(Memory小技能) 1161次閱讀
- LDPC碼硬件仿真平臺(tái)的實(shí)現(xiàn)及在UWB通信中的應(yīng)用 2085次閱讀
- 通過利用FPGA器件和EP1s25F672I7芯片實(shí)現(xiàn)LDPC碼編碼器的設(shè)計(jì) 1603次閱讀
- dfrobotUSB Serial Light Adapter下載器簡(jiǎn)介 1241次閱讀
- dfrobotUSB to Serial 轉(zhuǎn)串口介紹 2456次閱讀
- 為什么LDPC碼不適合工業(yè)存儲(chǔ) 1929次閱讀
- 基于多元LDPC碼迭代編碼算法的混合校驗(yàn)矩陣構(gòu)造算法 4633次閱讀
- MATLAB調(diào)用C程序、調(diào)試和LDPC譯碼過程詳解 4119次閱讀
- 基于二分圖構(gòu)造LDPC碼的校驗(yàn)矩陣算法及性能分析 4929次閱讀
- 基于FPGA 的LDPC 碼編譯碼器聯(lián)合設(shè)計(jì) 4234次閱讀
下載排行
本周
- 1HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 126次下載 | 1 積分
- 2H橋中的電流感測(cè)
- 545.39KB | 7次下載 | 免費(fèi)
- 3雷達(dá)的基本分類方法
- 1.25 MB | 4次下載 | 4 積分
- 4I3C–下一代串行通信接口
- 608.47KB | 3次下載 | 免費(fèi)
- 5電感技術(shù)講解
- 827.73 KB | 2次下載 | 免費(fèi)
- 6從 MSP430? MCU 到 MSPM0 MCU 的遷移指南
- 1.17MB | 2次下載 | 免費(fèi)
- 7有源低通濾波器設(shè)計(jì)應(yīng)用說明
- 1.12MB | 2次下載 | 免費(fèi)
- 8RA-Eco-RA2E1-48PIN-V1.0開發(fā)板資料
- 35.59 MB | 2次下載 | 免費(fèi)
本月
- 12024年工控與通信行業(yè)上游發(fā)展趨勢(shì)和熱點(diǎn)解讀
- 2.61 MB | 763次下載 | 免費(fèi)
- 2HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 126次下載 | 1 積分
- 3繼電保護(hù)原理
- 2.80 MB | 36次下載 | 免費(fèi)
- 4正激、反激、推挽、全橋、半橋區(qū)別和特點(diǎn)
- 0.91 MB | 32次下載 | 1 積分
- 5labview實(shí)現(xiàn)DBC在界面加載配置
- 0.57 MB | 21次下載 | 5 積分
- 6在設(shè)計(jì)中使用MOSFET瞬態(tài)熱阻抗曲線
- 1.57MB | 15次下載 | 免費(fèi)
- 7GBT 4706.1-2024家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 13次下載 | 免費(fèi)
- 8PADS-3D庫(kù)文件
- 2.70 MB | 10次下載 | 2 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935113次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191360次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183329次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81578次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73804次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評(píng)論
查看更多