資料介紹
Introduction
Each system has different requirements when it comes to interfacing to an audio codec ASI. The most common configurations are the master and slave modes. When the audio codec ASI is configured in master mode, its bit clock (BCLK) and word clock (WCLK) pins are output. In slave mode, BCLK and WCLK are inputs to the codec ASI. This relationship might seem straightforward. However, care must be taken when the ASI is configured in slave mode to ensure that the oversampled data that are decimated always fall within the correct target rate time slot.
If a master clock is a free-running clock and it is fed to a converter, it will not be frequency-locked to the frame clock (WCLK) of an independent ASI. Any deviation from the ideal will eventually result in a skipped or repeated sample (assuming that the architecture repeats samples)。 For example, if a host processor provides an ideal 48-kHz WCLK with respect to absolute time, its respective ideal master clock could be exactly (128 ● WCLK) = 6.144 MHz. If a master clock from a non-ideal crystal is provided directly to the converter modulator with a 0.001% error, this clock could result in 6.14393856 MHz. Eventually this slower clock will result in a repeated sample out of the ASI bus. Of course, there is no such thing as an ideal master or ASI clocks.
Figure 1 illustrates a simplified case in which a hypothetical analog-to-digital converter (ADC) operating at Nyquist frequency (for simplification purposes) results in a duplicated sample on the ASI bus. In this example, the hypothetical converter ideally hands over its data on the middle of a frame on the falling edge of the master clock. These data should then be ready to be transferred in the beginning of the next frame. As shown in Figure 1, the master clock is actually slower than the ideal. This configuration will eventually drift the clock enough (with respect to the ASI frame) such that there will be a frame that will not receive new data (as shown at the end of frame #3
- 將音頻編解碼器整合進SoC的設計方案 19次下載
- AD1882:高保真音頻MAX編解碼器過時數據表
- EVAL-SSM2602:音頻編解碼器評估板
- ADAV801:可刻錄DVD數據表的音頻編解碼器
- AN-1323:高性能數字MEMS麥克風與SigmaDSP音頻編解碼器的簡單接口
- ADXRS450:低功耗音頻編解碼器 數據手冊
- AC97音頻編解碼器的規格標準免費下載 2次下載
- 音頻編解碼器的音頻串行接口配置 9次下載
- TI語音頻帶編解碼器的比較電話應用 7次下載
- 音頻串行接口配置音頻編解碼器 15次下載
- 音頻編解碼器串行接口配置 5次下載
- NEON音頻編解碼器優化技術
- 高清音頻編解碼器爆聲消除白皮書 0次下載
- AD1847串行端口音頻編解碼器如何與并行總線接口的實例
- AD1847串行端口音頻編解碼器如何與并行總線接口的實例
- 帶你探索HiFi智能編解碼器的奇妙世界 329次閱讀
- 數字音頻解碼器和聲卡 684次閱讀
- 什么是USB桌面多路高清音頻解碼器? 553次閱讀
- MAXQ3120在編解碼應用中的應用 674次閱讀
- 音頻編解碼器的作用、選擇要點及使用技巧 8221次閱讀
- 新唐科技NAU8820解碼器簡介 1696次閱讀
- 新唐科技NAU8822L解碼器簡介 4189次閱讀
- 新唐科技音頻編解碼器簡介 1554次閱讀
- 新唐科技語音頻段編解碼器簡介 2172次閱讀
- 關于音頻編解碼器EVS及用好要做的準備工作詳解 5880次閱讀
- 分析了各主流編解碼器的優勢與不足,并對編解碼器的選擇給出建議 1.4w次閱讀
- 宋利:解讀了編解碼器的現狀與未來趨勢 8914次閱讀
- MAX98090超低功耗音頻編解碼器 2236次閱讀
- Skype TV和遠端揚聲器的音頻電路配置 2357次閱讀
- 音頻編解碼器技術 4925次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費
- 2開關電源基礎知識
- 5.73 MB | 11次下載 | 免費
- 3100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 4嵌入式linux-聊天程序設計
- 0.60 MB | 3次下載 | 免費
- 5DIY動手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費
- 651單片機大棚環境控制器仿真程序
- 1.10 MB | 2次下載 | 免費
- 751單片機PM2.5檢測系統程序
- 0.83 MB | 2次下載 | 免費
- 8TP4055-500mA線性鋰離子電池充電器數據手冊
- 0.27 MB | 2次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 2555集成電路應用800例(新編版)
- 0.00 MB | 33566次下載 | 免費
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費
- 4開關電源設計實例指南
- 未知 | 21549次下載 | 免費
- 5電氣工程師手冊免費下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費
- 6數字電路基礎pdf(下載)
- 未知 | 13750次下載 | 免費
- 7電子制作實例集錦 下載
- 未知 | 8113次下載 | 免費
- 8《LED驅動電路設計》 溫德爾著
- 0.00 MB | 6656次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537797次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191186次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183279次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138040次下載 | 免費
評論
查看更多